Low-Power High-Speed ADCs for Nanometer CMOS Integration

Low-Power High-Speed ADCs for Nanometer CMOS Integration

Author: Zhiheng Cao

Publisher: Springer Science & Business Media

Published: 2008-07-15

Total Pages: 95

ISBN-13: 1402084501

DOWNLOAD EBOOK

Low-Power High-Speed ADCs for Nanometer CMOS Integration is about the design and implementation of ADC in nanometer CMOS processes that achieve lower power consumption for a given speed and resolution than previous designs, through architectural and circuit innovations that take advantage of unique features of nanometer CMOS processes. A phase lock loop (PLL) clock multiplier has also been designed using new circuit techniques and successfully tested. 1) A 1.2V, 52mW, 210MS/s 10-bit two-step ADC in 130nm CMOS occupying 0.38mm2. Using offset canceling comparators and capacitor networks implemented with small value interconnect capacitors to replace resistor ladder/multiplexer in conventional sub-ranging ADCs, it achieves 74dB SFDR for 10MHz and 71dB SFDR for 100MHz input. 2) A 32mW, 1.25GS/s 6-bit ADC with 2.5GHz internal clock in 130nm CMOS. A new type of architecture that combines flash and SAR enables the lowest power consumption, 6-bit >1GS/s ADC reported to date. This design can be a drop-in replacement for existing flash ADCs since it does require any post-processing or calibration step and has the same latency as flash. 3) A 0.4ps-rms-jitter (integrated from 3kHz to 300MHz offset for >2.5GHz) 1-3GHz tunable, phase-noise programmable clock-multiplier PLL for generating sampling clock to the SAR ADC. A new loop filter structure enables phase error preamplification to lower PLL in-band noise without increasing loop filter capacitor size.


Book Synopsis Low-Power High-Speed ADCs for Nanometer CMOS Integration by : Zhiheng Cao

Download or read book Low-Power High-Speed ADCs for Nanometer CMOS Integration written by Zhiheng Cao and published by Springer Science & Business Media. This book was released on 2008-07-15 with total page 95 pages. Available in PDF, EPUB and Kindle. Book excerpt: Low-Power High-Speed ADCs for Nanometer CMOS Integration is about the design and implementation of ADC in nanometer CMOS processes that achieve lower power consumption for a given speed and resolution than previous designs, through architectural and circuit innovations that take advantage of unique features of nanometer CMOS processes. A phase lock loop (PLL) clock multiplier has also been designed using new circuit techniques and successfully tested. 1) A 1.2V, 52mW, 210MS/s 10-bit two-step ADC in 130nm CMOS occupying 0.38mm2. Using offset canceling comparators and capacitor networks implemented with small value interconnect capacitors to replace resistor ladder/multiplexer in conventional sub-ranging ADCs, it achieves 74dB SFDR for 10MHz and 71dB SFDR for 100MHz input. 2) A 32mW, 1.25GS/s 6-bit ADC with 2.5GHz internal clock in 130nm CMOS. A new type of architecture that combines flash and SAR enables the lowest power consumption, 6-bit >1GS/s ADC reported to date. This design can be a drop-in replacement for existing flash ADCs since it does require any post-processing or calibration step and has the same latency as flash. 3) A 0.4ps-rms-jitter (integrated from 3kHz to 300MHz offset for >2.5GHz) 1-3GHz tunable, phase-noise programmable clock-multiplier PLL for generating sampling clock to the SAR ADC. A new loop filter structure enables phase error preamplification to lower PLL in-band noise without increasing loop filter capacitor size.


High-Resolution and High-Speed Integrated CMOS AD Converters for Low-Power Applications

High-Resolution and High-Speed Integrated CMOS AD Converters for Low-Power Applications

Author: Weitao Li

Publisher: Springer

Published: 2017-08-01

Total Pages: 171

ISBN-13: 3319620126

DOWNLOAD EBOOK

This book is a step-by-step tutorial on how to design a low-power, high-resolution (not less than 12 bit), and high-speed (not less than 200 MSps) integrated CMOS analog-to-digital (AD) converter, to respond to the challenge from the rapid growth of IoT. The discussion includes design techniques on both the system level and the circuit block level. In the architecture level, the power-efficient pipelined AD converter, the hybrid AD converter and the time-interleaved AD converter are described. In the circuit block level, the reference voltage buffer, the opamp, the comparator, and the calibration are presented. Readers designing low-power and high-performance AD converters won’t want to miss this invaluable reference. Provides an in-depth introduction to the newest design techniques for the power-efficient, high-resolution (not less than 12 bit), and high-speed (not less than 200 MSps) AD converter; Presents three types of power-efficient architectures of the high-resolution and high-speed AD converter; Discusses the relevant circuit blocks (i.e., the reference voltage buffer, the opamp, and the comparator) in two aspects, relaxing the requirements and improving the performance.


Book Synopsis High-Resolution and High-Speed Integrated CMOS AD Converters for Low-Power Applications by : Weitao Li

Download or read book High-Resolution and High-Speed Integrated CMOS AD Converters for Low-Power Applications written by Weitao Li and published by Springer. This book was released on 2017-08-01 with total page 171 pages. Available in PDF, EPUB and Kindle. Book excerpt: This book is a step-by-step tutorial on how to design a low-power, high-resolution (not less than 12 bit), and high-speed (not less than 200 MSps) integrated CMOS analog-to-digital (AD) converter, to respond to the challenge from the rapid growth of IoT. The discussion includes design techniques on both the system level and the circuit block level. In the architecture level, the power-efficient pipelined AD converter, the hybrid AD converter and the time-interleaved AD converter are described. In the circuit block level, the reference voltage buffer, the opamp, the comparator, and the calibration are presented. Readers designing low-power and high-performance AD converters won’t want to miss this invaluable reference. Provides an in-depth introduction to the newest design techniques for the power-efficient, high-resolution (not less than 12 bit), and high-speed (not less than 200 MSps) AD converter; Presents three types of power-efficient architectures of the high-resolution and high-speed AD converter; Discusses the relevant circuit blocks (i.e., the reference voltage buffer, the opamp, and the comparator) in two aspects, relaxing the requirements and improving the performance.


Omnidirectional Inductive Powering for Biomedical Implants

Omnidirectional Inductive Powering for Biomedical Implants

Author: Bert Lenaerts

Publisher: Springer Science & Business Media

Published: 2008-10-14

Total Pages: 222

ISBN-13: 1402090757

DOWNLOAD EBOOK

Omnidirectional Inductive Powering for Biomedical Implants investigates the feasibility of inductive powering for capsule endoscopy and freely moving systems in general. The main challenge is the random position and orientation of the power receiving system with respect to the emitting magnetic field. Where classic inductive powering assumes a predictable or fixed alignment of the respective coils, the remote system is now free to adopt just any orientation while still maintaining full power capabilities. Before elaborating on different approaches towards omnidirectional powering, the design and optimisation of a general inductive power link is discussed in all its aspects. Special attention is paid to the interaction of the inductive power link with the patient’s body. Putting theory into practice, the implementation of an inductive power link for a capsule endoscope is included in a separate chapter.


Book Synopsis Omnidirectional Inductive Powering for Biomedical Implants by : Bert Lenaerts

Download or read book Omnidirectional Inductive Powering for Biomedical Implants written by Bert Lenaerts and published by Springer Science & Business Media. This book was released on 2008-10-14 with total page 222 pages. Available in PDF, EPUB and Kindle. Book excerpt: Omnidirectional Inductive Powering for Biomedical Implants investigates the feasibility of inductive powering for capsule endoscopy and freely moving systems in general. The main challenge is the random position and orientation of the power receiving system with respect to the emitting magnetic field. Where classic inductive powering assumes a predictable or fixed alignment of the respective coils, the remote system is now free to adopt just any orientation while still maintaining full power capabilities. Before elaborating on different approaches towards omnidirectional powering, the design and optimisation of a general inductive power link is discussed in all its aspects. Special attention is paid to the interaction of the inductive power link with the patient’s body. Putting theory into practice, the implementation of an inductive power link for a capsule endoscope is included in a separate chapter.


Low-Power Low-Voltage Sigma-Delta Modulators in Nanometer CMOS

Low-Power Low-Voltage Sigma-Delta Modulators in Nanometer CMOS

Author: Libin Yao

Publisher: Springer Science & Business Media

Published: 2006-07-09

Total Pages: 180

ISBN-13: 1402041403

DOWNLOAD EBOOK

this book is not suitable for the bookstore catalogue


Book Synopsis Low-Power Low-Voltage Sigma-Delta Modulators in Nanometer CMOS by : Libin Yao

Download or read book Low-Power Low-Voltage Sigma-Delta Modulators in Nanometer CMOS written by Libin Yao and published by Springer Science & Business Media. This book was released on 2006-07-09 with total page 180 pages. Available in PDF, EPUB and Kindle. Book excerpt: this book is not suitable for the bookstore catalogue


Signal Digitization and Reconstruction in Digital Radios

Signal Digitization and Reconstruction in Digital Radios

Author: Yefim Poberezhskiy

Publisher: Artech House

Published: 2018-12-31

Total Pages: 340

ISBN-13: 1630814016

DOWNLOAD EBOOK

This comprehensive resource provides the latest information on digitization and reconstruction (D&R) of analog signals in digital radios. Readers learn how to conduct comprehensive analysis, concisely describe the major signal processing procedures carried out in the radios, and demonstrate the dependence of these procedures on the quality of D&R. The book presents and analyzes the most promising and theoretically sound ways to improve the characteristics of D&R circuits and illustrate the influence of these improvements on the capabilities of digital radios. The book is intended to bridge the gap that exists between theorists and practical engineers developing D&R techniques by introducing new signal transmission and reception methods that can effectively utilize the unique capabilities offered by novel digitization and reconstruction techniques.


Book Synopsis Signal Digitization and Reconstruction in Digital Radios by : Yefim Poberezhskiy

Download or read book Signal Digitization and Reconstruction in Digital Radios written by Yefim Poberezhskiy and published by Artech House. This book was released on 2018-12-31 with total page 340 pages. Available in PDF, EPUB and Kindle. Book excerpt: This comprehensive resource provides the latest information on digitization and reconstruction (D&R) of analog signals in digital radios. Readers learn how to conduct comprehensive analysis, concisely describe the major signal processing procedures carried out in the radios, and demonstrate the dependence of these procedures on the quality of D&R. The book presents and analyzes the most promising and theoretically sound ways to improve the characteristics of D&R circuits and illustrate the influence of these improvements on the capabilities of digital radios. The book is intended to bridge the gap that exists between theorists and practical engineers developing D&R techniques by introducing new signal transmission and reception methods that can effectively utilize the unique capabilities offered by novel digitization and reconstruction techniques.


High Speed and Wide Bandwidth Delta-Sigma ADCs

High Speed and Wide Bandwidth Delta-Sigma ADCs

Author: Muhammed Bolatkale

Publisher: Springer

Published: 2014-05-27

Total Pages: 135

ISBN-13: 3319058401

DOWNLOAD EBOOK

This book describes techniques for realizing wide bandwidth (125MHz) over-sampled analog-to-digital converters (ADCs) in nano meter-CMOS processes. The authors offer a clear and complete picture of system level challenges and practical design solutions in high-speed Delta-Sigma modulators. Readers will be enabled to implement ADCs as continuous-time delta-sigma (CT∆Σ) modulators, offering simple resistive inputs, which do not require the use of power-hungry input buffers, as well as offering inherent anti-aliasing, which simplifies system integration. The authors focus on the design of high speed and wide-bandwidth ΔΣMs that make a step in bandwidth range which was previously only possible with Nyquist converters. More specifically, this book describes the stability, power efficiency and linearity limits of ΔΣMs, aiming at a GHz sampling frequency.


Book Synopsis High Speed and Wide Bandwidth Delta-Sigma ADCs by : Muhammed Bolatkale

Download or read book High Speed and Wide Bandwidth Delta-Sigma ADCs written by Muhammed Bolatkale and published by Springer. This book was released on 2014-05-27 with total page 135 pages. Available in PDF, EPUB and Kindle. Book excerpt: This book describes techniques for realizing wide bandwidth (125MHz) over-sampled analog-to-digital converters (ADCs) in nano meter-CMOS processes. The authors offer a clear and complete picture of system level challenges and practical design solutions in high-speed Delta-Sigma modulators. Readers will be enabled to implement ADCs as continuous-time delta-sigma (CT∆Σ) modulators, offering simple resistive inputs, which do not require the use of power-hungry input buffers, as well as offering inherent anti-aliasing, which simplifies system integration. The authors focus on the design of high speed and wide-bandwidth ΔΣMs that make a step in bandwidth range which was previously only possible with Nyquist converters. More specifically, this book describes the stability, power efficiency and linearity limits of ΔΣMs, aiming at a GHz sampling frequency.


Biopotential Readout Circuits for Portable Acquisition Systems

Biopotential Readout Circuits for Portable Acquisition Systems

Author: Refet Firat Yazicioglu

Publisher: Springer Science & Business Media

Published: 2008-10-16

Total Pages: 164

ISBN-13: 1402090935

DOWNLOAD EBOOK

Biopotential Readout Circuits for Portable Acquisition Systems describes one of the main building blocks of such miniaturized biomedical signal acquisition systems. The focus of this book is on the implementation of low-power and high-performance integrated circuit building blocks that can be used to extract biopotential signals from conventional biopotential electrodes. New instrumentation amplifier architectures are introduced and their design is described in detail. These amplifiers are used to implement complete acquisition demonstrator systems that are a stepping stone towards practical miniaturized and low-power systems.


Book Synopsis Biopotential Readout Circuits for Portable Acquisition Systems by : Refet Firat Yazicioglu

Download or read book Biopotential Readout Circuits for Portable Acquisition Systems written by Refet Firat Yazicioglu and published by Springer Science & Business Media. This book was released on 2008-10-16 with total page 164 pages. Available in PDF, EPUB and Kindle. Book excerpt: Biopotential Readout Circuits for Portable Acquisition Systems describes one of the main building blocks of such miniaturized biomedical signal acquisition systems. The focus of this book is on the implementation of low-power and high-performance integrated circuit building blocks that can be used to extract biopotential signals from conventional biopotential electrodes. New instrumentation amplifier architectures are introduced and their design is described in detail. These amplifiers are used to implement complete acquisition demonstrator systems that are a stepping stone towards practical miniaturized and low-power systems.


Modular Low-Power, High-Speed CMOS Analog-to-Digital Converter of Embedded Systems

Modular Low-Power, High-Speed CMOS Analog-to-Digital Converter of Embedded Systems

Author: Keh-La Lin

Publisher: Springer Science & Business Media

Published: 2006-01-14

Total Pages: 270

ISBN-13: 0306487268

DOWNLOAD EBOOK

One of the main trends of microelectronics is toward design for integrated systems, i.e., system-on-a-chip (SoC) or system-on-silicon (SoS). Due to this development, design techniques for mixed-signal circuits become more important than before. Among other devices, analog-to-digital and digital-to-analog converters are the two bridges between the analog and the digital worlds. Besides, low-power design technique is one of the main issues for embedded systems, especially for hand-held applications. Modular Low-Power, High-Speed CMOS Analog-to-Digital Converter for Embedded Systems aims at design techniques for low-power, high-speed analog-to-digital converter processed by the standard CMOS technology. Additionally this book covers physical integration issues of A/D converter integrated in SoC, i.e., substrate crosstalk and reference voltage network design.


Book Synopsis Modular Low-Power, High-Speed CMOS Analog-to-Digital Converter of Embedded Systems by : Keh-La Lin

Download or read book Modular Low-Power, High-Speed CMOS Analog-to-Digital Converter of Embedded Systems written by Keh-La Lin and published by Springer Science & Business Media. This book was released on 2006-01-14 with total page 270 pages. Available in PDF, EPUB and Kindle. Book excerpt: One of the main trends of microelectronics is toward design for integrated systems, i.e., system-on-a-chip (SoC) or system-on-silicon (SoS). Due to this development, design techniques for mixed-signal circuits become more important than before. Among other devices, analog-to-digital and digital-to-analog converters are the two bridges between the analog and the digital worlds. Besides, low-power design technique is one of the main issues for embedded systems, especially for hand-held applications. Modular Low-Power, High-Speed CMOS Analog-to-Digital Converter for Embedded Systems aims at design techniques for low-power, high-speed analog-to-digital converter processed by the standard CMOS technology. Additionally this book covers physical integration issues of A/D converter integrated in SoC, i.e., substrate crosstalk and reference voltage network design.


Machine Learning-based Design and Optimization of High-Speed Circuits

Machine Learning-based Design and Optimization of High-Speed Circuits

Author: Vazgen Melikyan

Publisher: Springer Nature

Published: 2024-01-31

Total Pages: 351

ISBN-13: 3031507142

DOWNLOAD EBOOK

This book describes machine learning-based new principles, methods of design and optimization of high-speed integrated circuits, included in one electronic system, which can exchange information between each other up to 128/256/512 Gbps speed. The efficiency of methods has been proven and is described on the examples of practical designs. This will enable readers to use them in similar electronic system designs. The author demonstrates newly developed principles and methods to accelerate communication between ICs, working in non-standard operating conditions, considering signal deviation compensation with linearity self-calibration. The observed circuit types also include but are not limited to mixed-signal, high performance heterogeneous integrated circuits as well as digital cores.


Book Synopsis Machine Learning-based Design and Optimization of High-Speed Circuits by : Vazgen Melikyan

Download or read book Machine Learning-based Design and Optimization of High-Speed Circuits written by Vazgen Melikyan and published by Springer Nature. This book was released on 2024-01-31 with total page 351 pages. Available in PDF, EPUB and Kindle. Book excerpt: This book describes machine learning-based new principles, methods of design and optimization of high-speed integrated circuits, included in one electronic system, which can exchange information between each other up to 128/256/512 Gbps speed. The efficiency of methods has been proven and is described on the examples of practical designs. This will enable readers to use them in similar electronic system designs. The author demonstrates newly developed principles and methods to accelerate communication between ICs, working in non-standard operating conditions, considering signal deviation compensation with linearity self-calibration. The observed circuit types also include but are not limited to mixed-signal, high performance heterogeneous integrated circuits as well as digital cores.


Power-Efficient High-Speed Parallel-Sampling ADCs for Broadband Multi-carrier Systems

Power-Efficient High-Speed Parallel-Sampling ADCs for Broadband Multi-carrier Systems

Author: Yu Lin

Publisher: Springer

Published: 2015-05-07

Total Pages: 115

ISBN-13: 3319176803

DOWNLOAD EBOOK

This book addresses the challenges of designing high performance analog-to-digital converters (ADCs) based on the “smart data converters” concept, which implies context awareness, on-chip intelligence and adaptation. Readers will learn to exploit various information either a-priori or a-posteriori (obtained from devices, signals, applications or the ambient situations, etc.) for circuit and architecture optimization during the design phase or adaptation during operation, to enhance data converters performance, flexibility, robustness and power-efficiency. The authors focus on exploiting the a-priori knowledge of the system/application to develop enhancement techniques for ADCs, with particular emphasis on improving the power efficiency of high-speed and high-resolution ADCs for broadband multi-carrier systems.


Book Synopsis Power-Efficient High-Speed Parallel-Sampling ADCs for Broadband Multi-carrier Systems by : Yu Lin

Download or read book Power-Efficient High-Speed Parallel-Sampling ADCs for Broadband Multi-carrier Systems written by Yu Lin and published by Springer. This book was released on 2015-05-07 with total page 115 pages. Available in PDF, EPUB and Kindle. Book excerpt: This book addresses the challenges of designing high performance analog-to-digital converters (ADCs) based on the “smart data converters” concept, which implies context awareness, on-chip intelligence and adaptation. Readers will learn to exploit various information either a-priori or a-posteriori (obtained from devices, signals, applications or the ambient situations, etc.) for circuit and architecture optimization during the design phase or adaptation during operation, to enhance data converters performance, flexibility, robustness and power-efficiency. The authors focus on exploiting the a-priori knowledge of the system/application to develop enhancement techniques for ADCs, with particular emphasis on improving the power efficiency of high-speed and high-resolution ADCs for broadband multi-carrier systems.